# An 84.6-dB-SNDR and 98.2-dB-SFDR Residue-Integrated SAR ADC for Low-Power Sensor Applications

Seungnam Choi, Hwan-Seok Ku, Hyunwoo Son, Byungsub Kim<sup>®</sup>, Senior Member, IEEE, Hong-June Park<sup>®</sup>, Senior Member, IEEE, and Jae-Yoon Sim<sup>®</sup>, Senior Member, IEEE

Abstract—This paper presents an asynchronous-clocking successive approximation register (SAR) analog-to-digital converter (ADC) suitable for ultralow-power fine-precision sensor applications whose signal bandwidth is in the kilohertz range. The performance-limiting issues of comparator noise and capacitor mismatch in SAR ADC are resolved by a residue integration scheme combined with a dynamic element matching (DEM), achieving a high resolution without imposing extra burden on the design of residue amplifier and comparator. The prototype 16-bit 2 kS/s SAR ADC is fabricated using 180-nm CMOS process in an area of 0.68 mm². Measurements show 84.6-dB signal to noise and distortion ratio and 98.2-dB spurious-free dynamic range at the Nyquist input frequency. The ADC dissipates 7.93 µW from supply voltage of 1.8 V and achieves a Schreier figure of merit of 165.6 dB.

Index Terms—Analog-to-digital converter (ADC), dynamic element matching (DEM), low-power sensor application, Nyquistrate ADC, successive approximation register (SAR) ADC.

#### I. INTRODUCTION

MPLANTABLE sensor nodes have demanded low-power implementation of high-resolution analog-to-digital converters (ADCs) for acquiring bio-potential signals of a few-kilohertz bandwidth. Successive approximation register (SAR) ADC [1]–[4] has been the most popular architecture in sensor applications thanks to superior energy efficiency and robustness against process/voltage/temperature (PVT) variations. In high-resolution applications, however, comparator noise eventually limits the maximum achievable effective-number-of-bits (ENOBs).

To relieve the bottleneck from the comparator noise, residue amplification schemes [5]–[7] have been considered to achieve a finer resolution. However, the requirement of high-precision analog circuits for a large inter-stage gain also limits the maximum achievable ENOBs. Although there have been approaches with a smaller inter-stage gain [7], it requires

Manuscript received April 24, 2017; revised July 25, 2017 and September 10, 2017; accepted November 7, 2017. Date of publication January 10, 2018; date of current version January 25, 2018. This paper was approved by Associate Editor Andrea Baschirotto. This work was supported by the WC300 Program of Small and Medium Business Administration under Grant S2482887. (Corresponding author: Jae-Yoon Sim.)

The authors are with the Department of Electrical Engineering, POSTECH, Pohang 37673, South Korea (e-mail: snchoi89@gmail.com; jysim@postech.ac.kr).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2017.2774287

increased sampling capacitance and also suffers from comparator noise when residue is insufficiently amplified.

As an alternative, noise-shaping delta–sigma modulators (DSMs) [8], [9] have been conventionally taken to implement high-resolution ADC. Large amount of input gathered through long accumulation time and the use of 1-bit quantizer greatly improve the ENOB. However, the need of high-frequency clock for oversampling and the digital post-processing for decimation filtering present significant burden in power consumption. Therefore, it has not been popular in ultralow-power sensor applications.

This paper presents a 2 kS/s 16-bit SAR ADC with a residue integration (RI) scheme which alleviates the design complexity of analog circuits. The proposed RI scheme is combined with a DSM loop. There have been hybrid architectures [10], [11] which combine SAR and DSM for noise shaping with oversampling principles. Though they achieved good energy efficiencies, the output eventually contains boosted noise at high frequency, hence requiring a post-processing by decimation filter. On the other hand, the DSM loop in the proposed ADC is mainly for confining the integrator output range for good linearity rather than for noise shaping as in the oversampling/noise-shaping (OS/NS) SAR ADCs. The proposed ADC is the Nyquist-rate converter with no need of decimation filtering.

The prototype ADC fabricated with 180-nm CMOS process shows 84.6-dB signal to noise and distortion ratio (SNDR) and 98.2-dB spurious-free dynamic range (SFDR) at the Nyquist-rate input frequency. Recursive use of a sub-SAR block with a smaller capacitance than that of conventional 16-bit SAR ADCs also helps the reduction of power consumption. The ADC consumes 3.97 nJ per conversion. Section II introduces the proposed architecture, and Section III describes circuit implementation. Section IV shows analyses to estimate the effects of imperfections. Section V summarizes the measurement results, and Section VI concludes this paper.

# II. ARCHITECTURE

## A. Proposed Architecture

Fig. 1 briefly explains the concept of residue amplification. If the first-stage ADC generates n bit, required inter-stage gain is  $2^n$  for applying a full-scaled input to the second stage. However, since practical amplifier has limited output



Fig. 1. Concept of residue amplification.



Fig. 2. Overall architecture of proposed SAR ADC.

voltage range (OVR), the open-loop gain becomes decreased as the output swing increases, resulting in linearity error in conversion characteristic. Though a smaller inter-stage gain [7] can be used to alleviate the non-linearity issue, it requires additional power consumption and area for generating extra reference voltages or performing extra decision procedure for the second-stage conversion. It eventually limits the maximum achievable resolution due to comparator noise.

The proposed SAR ADC consists of two functional blocks: 1) SAR conversion and 2) RI (Fig. 2). The first step is a coarse SAR conversion which performs a quick and dirty initial evaluation for n most-significant-bits (MSBs). The residue is then amplified by a small gain of  $2^k$  which is much smaller than  $2^n$ . The amplified residue is repeatedly accumulated  $2^{n-k}$  times, performing a total inter-stage gain of  $2^n$ . Therefore, this step integrates error induced by representing the input with the coarsely evaluated MSBs. During this repeated accumulation process, the integrator output can exceed the safe OVR boundaries. To effectively confine the amplifier output swing, the integrator is combined with a 1-bit quantizer, forming a DSM loop [8], [9]. This residue subtraction greatly relieves the requirements of the amplifier gain and improves linearity. The final step is performed by the same SAR block used in the

coarse conversion to obtain digital codes corresponding to the remaining residue, generating n least-significant-bits (LSBs).

#### B. Residue Integration

Fig. 3 graphically illustrates how the integrator output changes during one conversion process. The initial residue (RES) after the completion of n-bit coarse SAR conversion is

$$RES = V_{IN} - DAC_n[D_{n-1:0}]$$
 (1)

where  $V_{\text{IN}}$  and  $\text{DAC}_n$  [ $D_{n-1:0}$ ], respectively, indicate the input and n-bit digital-to-analog converter (DAC) output (DAC $_n$ ) driven by the coarse MSB code ( $D_{n-1:0}$ ). During the RI process, each residue amplification by  $2^k$  (A) is followed by a subtraction with the DSM feedback. The subtraction is performed through a 1-bit DAC (DAC $_1$ ) which is represented by a gain of  $2^{-r}$  (B). The subtraction result after the first cycle is

$$V_{O[1]} = 2^k \cdot \text{RES} - 2^{-r} \cdot \text{DAC}_1[E_0]$$
 (2)

where  $V_{O[1]}$  is the amplifier output and  $E_0$  is the initial DSM output. The integrator output  $(V_{O[j]})$  after the jth cycle is



Fig. 3. Overall operation of proposed SAR ADC.

derived as

$$V_{O[j]} = V_{O[j-1]} + 2^k \cdot RES - 2^{-r} \cdot DAC_1[E_{j-1}]$$
  
=  $j \cdot 2^k \cdot RES - 2^{-r} \cdot \sum_{i=1}^{j} DAC_1[E_{i-1}].$  (3)

Therefore, the final value  $(V_{O[2^{n-k}]})$  after the  $2^{n-k}$ th RI becomes

$$V_{O[2^{n-k}]} = 2^n \cdot V_{\text{IN}} - 2^n \cdot \text{DAC}_n[D_{n-1:0}] - 2^{-r} \cdot \sum_{j=1}^{2^{n-k}} \text{DAC}_1[E_{j-1}] \quad (4)$$

which is then converted by SAR to obtain the LSBs ( $F_{n-1:0}$ ). The operation of DSM effectively confines the integrator output to help maintain a high open-loop gain of amplifier. By (2) and (3), the integrator output ( $V_{O[i]}$ ) is bounded by

$$-(|2^{k} \cdot RES| + |2^{-r} \cdot DAC_{1}[E_{j-1}]|)$$

$$\leq V_{O[j]} \leq +(|2^{k} \cdot RES| + |2^{-r} \cdot DAC_{1}[E_{j-1}]|) \quad (5)$$

only if  $|2^k \cdot \text{RES}| \leq |2^{-r} \cdot \text{DAC}_1[E_{j-1}]|$ . It is graphically explained in Fig. 3, where the residue becomes bounded between -(|A|+|B|) and +(|A|+|B|) if  $|A|\leq |B|$ . The maximum of  $|2^k \cdot \text{RES}|$  is  $2^k \cdot (V_{\text{DD}}/2^n)$  and  $|2^{-r} \cdot \text{DAC}_1[E_{j-1}]|$  is  $2^{-r} \cdot V_{\text{DD}}$  if  $V_{\text{DD}}$  is used as the reference voltage of ADC and DAC as well as supply voltage. Therefore, to meet the bounding condition of  $|2^k \cdot \text{RES}| \leq |2^{-r} \cdot \text{DAC}_1[E_{j-1}]|$ , r should be smaller than or equal to n-k. On the other hand, the  $\max(|V_{O[j]}|)$  increases as r decreases. Therefore, r and k can be optimized for given n, considering the condition of  $r \leq n-k$  as well as the amplifier OVR.

#### C. Digital Output

The second-SAR operation approximates  $V_{O[2^{n-k}]}$  with the same DAC<sub>n</sub> to obtain fine n-bit LSBs  $(F_{n-1:0})$ . The final

residue can be expressed as

$$V_{O[2^{n-k}]} - DAC_n[F_{n-1:0}]$$

$$= 2^n \cdot V_{IN} - 2^n \cdot DAC_n[D_{n-1:0}] - DAC_n[F_{n-1:0}]$$
(3)
$$-2^{-r} \cdot \sum_{j=1}^{2^{n-k}} DAC_1[E_{j-1}]$$

$$= 2^n \cdot V_{IN} - 2^{n-1} \cdot DAC_1[D_{n-1}] - \cdots$$

$$-2^0 \cdot DAC_1[D_0] - 2^{-1} \cdot DAC_1[F_{n-1}] - \cdots$$

$$-2^{-r} \cdot DAC_1[F_{n-r}] - \cdots - 2^{-n} \cdot DAC_1[F_0]$$

$$-2^{-r} \cdot (DAC_1[E_0] + DAC_1[E_1] \cdots + DAC_1[E_{2^{n-k}-1}])$$
(6)

which becomes zero. Note that all  $E_j$  have an identical weight of  $2^{-r}$ , which corresponds to the weight of  $F_{n-r}$  (Fig. 4). Therefore, the sum of all  $E_j$  can provide an overlapped code range between MSBs and LSBs. If n - k is set to be greater than or equal to r + 1, it has the significant figures ranging from  $F_{n-r}$  up to  $D_{n-k-r-1}$ , providing an overlapped code range for redundancy to compensate the comparator error in the first-coarse conversion stage. In addition, extra error occurs during the RI.  $V_{\rm IN}$  may change while it is approximated only by the initially obtained fixed code. The overlapped code also compensates this error to a certain extent, which will be described with detailed analysis later. To form a 16-bit ADC in this paper, we set n, k, and r to 8, 3, and 2, respectively. The sum of  $E_{31:0}$  has an overlapped range between  $D_2$  and  $F_6$ . Since the average of the sum is 16 and its weight corresponds to that of  $F_6$ , the output is represented with a 17-bit code ( $G_{16:0}$ ) with a code offset of 1024. A subtraction of 1024 leads to the final 16-bit output code.

#### III. IMPLEMENTATION

#### A. ADC Configuration

The proposed ADC consists of a capacitor digital-to-analog converter (CDAC), an amplifier (AMP), and two comparators, respectively, for SAR conversion (COMP\_SAR) and a quantizer for DSM (COMP\_RI) (Fig. 5). It is designed with



Fig. 4. Digital output generation.

fully differential manner to suppress common-mode noise with input signal doubled. The CDAC is composed of three capacitor groups: 1) capacitors  $(C_F)$  for coarse 8-bit decision; 2) larger capacitors  $(C_S)$  for taking the 8-bit coarse code during RI; and 3) a capacitor  $(C_E)$  used for a 1-bit DAC to reflect DSM output  $(E_{i-1})$  during RI. The use of smaller capacitance  $C_F$  speeds up the coarse MSB conversion [Fig. 5(a)]. After the completion of the coarse conversion, the MSBs are applied to  $C_S$  during the RI while  $C_F$  is configured as an integration capacitor for DSM [Fig. 5(b)]. At the end of RI, the total residue becomes automatically sampled in  $C_F$  and is converted through the same 8-bit SAR operation used in the coarse conversion [Fig. 5(a)]. Therefore, by setting n = 8, k = 3, and r = 2, RI with a step gain of  $2^3$  is repeated  $2^5$  times, resulting in an inter-stage gain of  $2^8$ . Since r is less than n-k, the integrator output is bounded by DSM operation. For given design parameters, the total capacitance for  $C_F$  becomes 128 C for 8-bit coarse and fine SAR conversions, and those for  $C_S$  and  $C_E$  are, respectively, set to 1024 and 32 C since  $2^k$ and  $2^{-r}$  are determined by  $C_S/C_F$  and  $C_E/C_F$ . Therefore, the ADC requires only 1184 C in total which is much fewer than that of the conventional 16-bit SAR ADC with a binary-weighted CDAC.

A series of timings for conversion is internally generated as in the asynchronous ADC architecture [12] (Fig. 6). When  $\Phi_{\text{SAR\_SAMP}}$  is high ( $T_{\text{IDLE}}$ ), switches for  $C_F$  are closed to track the differential input signal ( $V_{\text{IN}} = V_{\text{IN}}^+ - V_{\text{IN}}^-$ ). The conversion process ( $T_{\text{ACT}}$ ) begins with a falling transition of  $\Phi_{\text{SAR\_SAMP}}$ . It is followed by a pulse at  $\Phi_{\text{SAR\_CONV}}$ , where quick and coarse asynchronous SAR logic runs to obtain 8-bit MSBs ( $D_{7:0}$ ). A merged-capacitor switching scheme [13] is employed for saving switching energy during SAR conversion. The  $2^5$ -times non-overlapped activations of  $\Phi_{\text{RL\_SAMP}}$ 

and  $\Phi_{\text{RI\_EVAL}}$  perform switched-capacitor-based integration with RI logic. The completion of RI leads to another pulse at  $\Phi_{\text{SAR\_CONV}}$  to perform the same asynchronous SAR conversion for fine 8-bit LSBs (F<sub>7:0</sub>). The conversion result updates the output registers at every rising edge of  $\Phi_{\text{SAR\_SAMP}}$ . The residue amplifier is turned ON only at the output evaluation phase [14] to save power consumption. In this paper, the conversion time ( $T_{\text{ACT}}$ ) is about 2  $\mu$ s and the frequency of  $\Phi_{\text{RI\_SAMP}}$  and  $\Phi_{\text{RI\_EVAL}}$  is about 20 MHz. The coarse SAR conversion, RI, and fine SAR conversion, respectively, occupy about 150, 1600, and 150 ns, and the remaining active time is taken by timing margin for robust operation.

#### B. Residue Integration With DEM

Fig. 7 describes detailed circuit configuration during the RI. After the first-RI step, the differential integrator output  $(V_{O[1]} = V_{O[1]+} - V_{O[1]-})$  becomes

$$V_{O[1]} = V_{O[1]}^+ - V_{O[1]}^- = 2^3 \cdot \text{RES} - 2^{-2} \cdot (E_0 - \overline{E_0}) \cdot V_{DD}$$
 (7)  
where RES =  $V_{IN} - V_{DD} \cdot (((D_7 - \overline{D_7})/2^1) + \cdots + ((D_0 - \overline{D_0})/2^8))$ .  $E_0$  is initially set to  $0 \cdot (\overline{E_0} = 1)$ .  $V_{O[j]}$  after the *j*th RI is derived as

$$V_{O[j]} = V_{O[j]}^{+} - V_{O[j]}^{-}$$

$$= V_{O[j-1]} + 2^{3} \cdot \text{RES} - 2^{-2} \cdot (E_{j-1} - \overline{E_{j-1}}) \cdot V_{DD}$$

$$= j \cdot 2^{3} \cdot \text{RES} - 2^{-2} \cdot \sum_{i=1}^{j} (E_{i-1} - \overline{E_{i-1}}) \cdot V_{DD}.$$
 (8)

By (7) and (8), it is bounded as

$$-(\max (|2^{3} \cdot RES|) + |2^{-2} \cdot (E_{j-1} - \overline{E_{j-1}}) \cdot V_{DD}|)$$

$$\leq V_{O[j]} \leq +(\max(|2^{3} \cdot RES|) + |2^{-2} \cdot (E_{j-1} - \overline{E_{j-1}}) \cdot V_{DD}|)$$
(9)



Fig. 5. Circuit configuration (a) at coarse/fine conversion and (b) at RI.

so that

$$-9 \cdot \frac{V_{\rm DD}}{2^5} \le V_{O[j]} \le +9 \cdot \frac{V_{\rm DD}}{2^5} \tag{10}$$

since max  $(|2^3 \cdot \text{RES}|) = (V_{\text{DD}}/2^5)$  and  $|2^{-2} \cdot (E_{j-1} - E_{j-1}) \cdot V_{\text{DD}}| = 2^{-2} \cdot V_{\text{DD}}$ . Equation (10) reveals that the

amplifier output swing is bounded to less than only 30% of  $V_{\rm DD}$ .

Utilizing  $2^5$ -times repeated cycles for the RI, dynamic element matching (DEM) [15], [16] is also employed for 5 MSBs (Fig. 7). The capacitors ( $C_{S7:S3}$ ) for  $D_{7:3}$  are implemented with a segmented capacitor array which consists of



Fig. 6. Operation sequence with timing diagram.



Fig. 7. RI with 5-bit DEM.

31 capacitors whose capacitance is 32 C. The 31 capacitors and  $C_E$  form a set of 32 identical capacitors for DEM. By rotating the roles of each capacitor, the  $2^5$  cycles for the RI support a full one-cycle rotation for capacitance averaging. It suppresses the effect of capacitor mismatch among  $C_{S7:S3}$  and  $C_E$ .

#### C. Amplifier and Comparator

A transconductance-based (Gm-based) amplifier [17] is adopted for the residue amplification. The designed amplifier achieves a dc gain of 85.2 dB (Fig. 8). Since the amplifier output becomes the input for 8-LSBs conversion, the gain

requirement achieving less than 0.5-bit error becomes about 4000 or 72 dB with the inter-stage gain of  $2^3$ . Though this requirement is further relieved to around 60 dB by DSM, maximizing the small-signal gain is important for compensating possible non-linearity caused by large-signal behavior and robust operation under PVT variations. Simulated phase margin is  $60.5^{\circ}$  which is acquired at the frequency whose gain crosses  $2^3$  since the amplifier is used in a gain of  $2^3$  feedback configuration. Simulated input-referred noise density (Fig. 9) of the residue amplifier reveals that 1/f noise is the dominant noise source. The root-mean-square input-referred noise [17] integrated from 1 Hz to 1 GHz is  $203~\mu V$ . The comparator is formed with a strong-ARM stage [18] followed by an



Fig. 8. Transfer characteristics of residue amplifier.



Fig. 9. Input-referred noise density of residue amplifier.

RS latch. For the asynchronous-clocking operation, the comparator autonomously generates "comparison end" signal when decision is completed, and passes it to digital logic with resetting the comparator [3].

Monte-Carlo simulations with 1000 hits are conducted for input offset voltages of amplifier and comparator. Simulated standard deviations ( $\sigma$ ) are, respectively, 16.8 and 7.1 mV. The input offsets can be problematic by excessively increasing the integrator output swing. Though the DSM can alleviate this problem to some extent, more attention needs to be paid to analyze the effect of offsets.

#### IV. ANALYSIS

## A. Amplifier Offset

Assuming  $V_{OS}$  is the input-referred offset voltage of the residue amplifier, the integrator output  $(V_{O[j]})$  contains the effect  $(V_{O \cdot OS[j]})$  of the offset.  $V_{O[j]}$  at the jth RI step is derived as

$$V_{O[j]} = j \cdot 2^{3} \cdot \text{RES} - 2^{-2} \cdot \sum_{i=1}^{j} (E_{i-1} - \overline{E_{i-1}}) \cdot V_{\text{DD}} + V_{O.\text{OS}[j]}$$
(11)

where  $V_{O.OS[j]} = ((C_F + j \cdot (C_S + C_E))/C_F) \cdot V_{OS} = (1 + j \cdot (33/4)) \cdot V_{OS}$  (Fig. 10). If  $V_{OS}$  is assumed to be constant,





Fig. 10. Effect of amplifier offset during RI.





Fig. 11. Suppression of offset-induced error by chopping at residue amplifier.

 $V_{O.OS[j]}$  can become excessively large and drives  $V_{O[j]}$  outside the amplifier OVR as RI proceeds.

Auto-zeroing [19] or correlated double sampling [20], [21] could be employed for offset cancellation. But, in those

# 

Fig. 12. Non-ideal residue (maximum case) with  $\pm q$ -bit false decision at coarse conversion due to comparator offset.



Fig. 13. Residue accumulation by failure of transient  $V_{\mathrm{IN}}$  representation with a fixed coarse code.

schemes, the amplifier should be always turned ON to hold feedback configuration, causing extra power consumption. Instead, this paper employs a chopping [22] (Fig. 11) which alternately changes signal paths whenever  $\Phi_{\text{RI\_EVAL}}$  becomes high to compensate the effect of offset. Then,  $V_{O.OS[j]}$  becomes

$$V_{O.OS[j]} = \left\langle +\frac{C_F + C_S + C_E}{C_F} = +\frac{37}{4} \cdot V_{OS} \quad j = \text{odd number} \right.$$

$$-V_{OS} \qquad \qquad j = \text{even number.}$$
(12)

Thus, it is bounded without integration, and the offset-induced term at the final  $V_{O[2^5]}$  is only  $-V_{OS}$  regardless of input.

With a modification of (10) to reflect the effect of amplifier offset,  $V_{O[j]}$  is confined as

$$-\left(9 \cdot \frac{V_{\text{DD}}}{2^{5}} + \frac{37}{4} \cdot |V_{\text{OS}}|\right) \le V_{O[j]} \le +\left(9 \cdot \frac{V_{\text{DD}}}{2^{5}} + \frac{37}{4} \cdot |V_{\text{OS}}|\right)$$
(13)

if  $((V_{\rm DD}/2^5) + (37/4) \cdot |V_{\rm OS}|) \le 2^{-2} \cdot V_{\rm DD}$  or  $|V_{\rm OS}| \le (7/(2^3 \cdot 37)) \cdot V_{\rm DD}$ . Therefore, the chopping effectively reduces the effect of offset with additional suppression of 1/f noise of the amplifier.

TABLE I POWER BREAKDOWN

| Power breakdown (μW) |                                              |      |      |  |  |  |
|----------------------|----------------------------------------------|------|------|--|--|--|
| Analog               | Amplifier                                    | 1.44 |      |  |  |  |
|                      | CDAC_SAR                                     | 0.03 | 3.18 |  |  |  |
|                      | CDAC_RI                                      | 1.72 |      |  |  |  |
| Digital              | COMP_SAR                                     | 0.04 |      |  |  |  |
|                      | COMP_RI                                      | 0.09 |      |  |  |  |
|                      | CDAC control logic<br>(SAR Logic & RI Logic) | 4.57 | 4.75 |  |  |  |
|                      | Backend adder                                | 0.04 |      |  |  |  |
|                      | 7.93                                         |      |      |  |  |  |

#### B. Comparator Offset

The comparator offset induces a false decision in the coarse SAR conversion (Fig. 12). The false decision causes an extra increase in the integrator output. If the comparator makes q-bit error  $(D_{\text{CORR}} \pm q)$  from correct decision  $(D_{\text{CORR}})$ , the integrator output  $(V_{O[j]})$  after the jth RI step becomes

$$V_{O[j]} = j \cdot 2^3 \cdot \text{RES}_q - 2^{-2} \cdot \sum_{i=1}^{j} (E_{i-1} - \overline{E_{i-1}}) \cdot V_{\text{DD}}$$
 (14)

where RES<sub>q</sub> represents the residue by q-bit false SAR decision. Since  $\max(|2^3 \cdot \text{RES}_q|) = (2q+1) \cdot (V_{\text{DD}}/2^5)$  (Fig. 12), it is confined by DSM as

$$-(2q+9) \cdot \frac{V_{\text{DD}}}{2^{5}} \le V_{O[j]} \le +(2q+9) \cdot \frac{V_{\text{DD}}}{2^{5}}$$
 (15)

if 
$$(2q+1) \cdot (V_{DD}/2^5) \le 2^{-2} \cdot V_{DD}$$
, thus  $q \le (7/2)$ .

#### C. Bandwidth Limitation by Failure of Input Tracking

Analyses from Sections II to IV-B assume the case of dc input. However, the input can change during the RI. Therefore, the failure of input representation with a fixed coarse code is also a significant factor of increase in the amplifier output swing (Fig. 13).

The residue (RES<sub>j</sub>) resulted from an additional change ( $\Delta V_{\text{IN}[j]}$ ) of input during RI becomes

$$RES_{i} = (V_{IN[i]} - V_{IN}) + RES = \Delta V_{IN[i]} + RES. \quad (16)$$

The integrator output  $(V_{O[j]})$  after the jth RI step can be modified as

$$V_{O[j]} = j \cdot 2^{3} \cdot \text{RES} + 2^{3} \cdot \sum_{i=1}^{j} \Delta V_{\text{IN}[i]}$$
$$-2^{-2} \cdot \sum_{i=1}^{j} (E_{i-1} - \overline{E_{i-1}}) \cdot V_{\text{DD}}$$
(17)



Fig. 14. Die photograph.

which is confined by DSM as

$$-\left(2^{3} \cdot \max(|\Delta V_{\text{IN}[j]}|) + 9 \cdot \frac{V_{\text{DD}}}{2^{5}}\right)$$

$$\leq V_{O[j]} \leq +\left(2^{3} \cdot \max(|\Delta V_{\text{IN}[j]}|) + 9 \cdot \frac{V_{\text{DD}}}{2^{5}}\right) \quad (18)$$

if 
$$2^3 \cdot \max(|\Delta V_{\text{IN}[j]}|) + (V_{\text{DD}}/2^5) \leq 2^{-2} \cdot V_{\text{DD}}$$
, or  $\max(|\Delta V_{\text{IN}[j]}|) \leq 7 \cdot (V_{\text{DD}}/2^8)$ .

$$\max(|\Delta V_{\text{IN}[j]}|) \le \min\left(\frac{\max(|V_{O.\text{AMP}}|)}{2^3} - 9 \cdot \frac{V_{\text{DD}}}{2^8}, 7 \cdot \frac{V_{\text{DD}}}{2^8}\right). \tag{19}$$

For a sinusoidal input  $(V_{IN})$  with a full-scaled amplitude, or

$$V_{\rm IN} = V_{\rm DD} \cdot \sin(2\pi f_{\rm IN} \cdot t) \tag{20}$$

$$f_{\text{IN}} \leq \frac{1}{2\pi \cdot V_{\text{DD}} \cdot T_{\text{ACT}}} \cdot \min\left(\frac{\max(|V_{O,\text{AMP}}|)}{2^3} - 9 \cdot \frac{V_{\text{DD}}}{2^8}, 7 \cdot \frac{V_{\text{DD}}}{2^8}\right). \quad (21)$$

By applying  $T_{ACT}$  of 2  $\mu$ s designed in this paper, the bandwidth is revealed to be a range of kilohertz.



Fig. 15. Nyquist-rate FFT spectra (a) with neither chopping nor DEM, (b) with chopping only, (c) with DEM only, and (d) with both chopping and DEM.

# D. Integrator Output Within Amplifier OVR

Considering all the issues mentioned above, the integrator output  $(V_{O[j]})$  after the completion of the jth RI step is derived as

$$V_{O[j]} = j \cdot 2^{3} \cdot \text{RES}_{q} + 2^{3} \cdot \sum_{i=1}^{j} \Delta V_{\text{IN}[i]}$$
$$-2^{-2} \cdot \sum_{i=1}^{j} (E_{i-1} - \overline{E_{i-1}}) \cdot V_{\text{DD}} + V_{O.\text{OS}[j]}$$
(22)

and confined by DSM as

$$-\left(2^{3} \cdot \max(|\Delta V_{\text{IN}[j]}|) + (2q+9) \cdot \frac{V_{\text{DD}}}{2^{5}} + \frac{37}{4} \cdot |V_{\text{OS}}|\right)$$

$$\leq V_{O[j]} \leq +\left(2^{3} \cdot \max(|\Delta V_{\text{IN}[j]}|) + (2q+9) \cdot \frac{V_{\text{DD}}}{2^{5}} + \frac{37}{4} \cdot |V_{\text{OS}}|\right)$$
(23)

if  $2^3 \cdot \max(|\Delta V_{\text{IN}[j]}|) + (2q+1) \cdot (V_{\text{DD}}/2^5) + (37/4) \cdot |V_{\text{OS}}| \le 2^{-2} \cdot V_{\text{DD}}$ . The boundaries should be within the amplifier OVR for maintaining a high open-loop gain. The simulated amplifier shows a small-signal dc-gain of over 80 dB (Fig. 8) and maintains over 70 and 60 dB even at an output swing of 0.72 and 0.78  $V_{\text{DD}}$ , respectively.



Fig. 16. SNDR and SFDR versus input frequency according to use of chopping and DEM at a sampling rate of 2 kS/s.

#### V. MEASUREMENT

The designed 16-bit SAR ADC was implemented using 180-nm CMOS process. Active area is 0.68 mm<sup>2</sup> (Fig. 14).



Fig. 17. Measured linearity (a) without DEM and (b) with DEM at a sampling rate of 2 kS/s.

TABLE II Performance Comparison With Nyquist-Rate ADCs

|                              | This work | VLSI'16<br>[23] | VLSI'16<br>[2]     | ASSCC'16<br>[24] | ISSCC'14<br>[25] | VLSI'14<br>[26] | ISSCC'10<br>[27] | ISSCC'04<br>[28] | VLSI'04<br>[29] |
|------------------------------|-----------|-----------------|--------------------|------------------|------------------|-----------------|------------------|------------------|-----------------|
| Architecture                 | SAR       | SAR             | SAR                | SAR              | SAR              | pipe SAR        | pipe SAR         | Pipelined        | Cyclic          |
| Technology [nm]              | 180       | 40              | 130                | 55               | 65               | 180             | 250              | 180              | 130             |
| Resolution [bit]             | 16        | 15              | 14                 | 16               | 14               | 18              | 18               | 14               | 16              |
| Supply [V]                   | 1.8       | -               | 1.5                | 1.2              | 0.8              | 5.0/1.8         | 5.0/2.5          | 1.8              | 3               |
| f <sub>s</sub> [kS/s]        | 2         | 20              | 1                  | 1000             | 32               | 5000            | 12500            | 10000            | 500             |
| Power [µW]                   | 7.93      | 1.17            | 1.3                | 6950             | 0.352            | 30520           | 105000           | 112000           | 6000            |
| SFDR <sub>Nyquist</sub> [dB] | 98.2      | 95.1            | 95.4 <sup>*</sup>  | -                | 78.5             | -               | 82.0             | 99.0             | •               |
| SNDR <sub>Nyquist</sub> [dB] | 84.6      | 74.1            | <b>75.0</b> *      | 81.0**           | 69.7             | 98.6*           | 80.0             | 73.0             | 77.4            |
| FOM <sub>s</sub> [dB]        | 165.6     | 173.4           | 160.9 <sup>*</sup> | 159.6**          | 176.3            | <b>177.7</b> *  | 157.7            | 149.5            | 153.6           |
| Area [mm²]                   | 0.68      | 0.32            | -                  | 4.10             | 0.18             | 5.74            | 4.50             | 15.05            | 0.50            |

FOM<sub>S</sub>=SNDR+10·log(f<sub>s</sub>/2/Power); \*with low frequency input; \*\*with SNR as well as low frequency input

The unit capacitance of CDAC is 20.28 fF in an area of 7.5  $\mu$ m  $\times$  6.5  $\mu$ m, which is the smallest available metal-insulator-metal (MIM) capacitance with given technology. The ADC consumes 7.93  $\mu$ W from a supply of 1.8 V at 2 kS/s (Table I). Analog and digital parts, respectively, dissipate 3.18 and 4.75  $\mu$ W. The full range differential input amplitude is up to  $\pm$ 1.8  $V_{pp}$  or 3.6  $V_{pp,diff}$ .

Fig. 15 shows measured Nyquist-rate fast Fourier transform (FFT) spectra. An input signal of 977.777 Hz was applied. The 2<sup>16</sup> samples were taken to obtain FFT spectrum. Seven-term Blackman–Harris window was adopted to minimize spectral leakage. The effects of chopping and DEM are quantified with SFDR and SNDR. Compared with Fig. 15(a) and (c), the chopping suppresses dc and low-frequency noise, as shown in Fig. 15(b) and (d). DEM reduces harmonic power, resulting in over 15 dB improvement in SFDR [Fig. 15(c) and (d)]. With both chopping and DEM, the ADC achieves an SNDR of 84.6 dB and an SFDR

of 98.2 dB, respectively. The high SFDR and SNDR are maintained in the whole range of the input frequency (Fig. 16).

The effect of DEM can be seen by linearity measurements. The best fit straight line method was used for the linearity assessment. While the original integral non-linearity (INL) is -9.41/+9.12 LSB without DEM [Fig. 17(a)], it is improved to -3.44/+3.65 LSB with DEM [Fig. 17(b)]. Note that DEM is applied to only 5 MSBs. Remaining non-linearity is dominated by repeated 32 patterns in INL diagram. Since upper 5-MSB capacitors are well averaged by DEM, the outstanding INL is mostly caused by capacitor mismatch on the lower three MSB capacitors for  $D_2$ ,  $D_1$ , and  $D_0$ ; more by  $D_2$  and less by  $D_0$ . It is because the effect of error is amplified by  $2^5$  times by RI, while the capacitance of 16, 8, and 4 C for  $D_2$ ,  $D_1$ , and  $D_0$  are relatively small.

Table II compares performance with previous works on high-resolution (≥14 bit) Nyquist-rate ADCs [2], [23]–[29]

 $\label{thm:table-iii} \mbox{TABLE III} $$ \mbox{Performance Comparison With OS/NS SAR ADCs} $$$ 

|                       | This work | ISSCC'16<br>[10] | ISSCC'16<br>[11]  | ESSCIRC'16<br>[30] |
|-----------------------|-----------|------------------|-------------------|--------------------|
| Technology [nm]       | 180       | 55               | 160               | 130                |
| Supply [V]            | 1.8       | 1.2              | 1.8               | 1.2                |
| f <sub>s</sub> [kS/s] | 2         | 1000             | 11290             | 2000               |
| Bandwidth [kHz]       | 1         | 1                | 20                | 125                |
| Power [µW]            | 7.93      | <b>15.7</b> *    | 1650 <sup>*</sup> | <b>61</b> *        |
| SFDR [dB]             | 98.2      | 105.1            | -                 | 95.0               |
| SNDR [dB]             | 84.6      | 101.0            | 98.3              | 74.0               |
| FOM <sub>s</sub> [dB] | 165.6     | 179.0            | 169.1             | 167.1              |
| Area [mm²]            | 0.68      | 0.072            | 0.16              | 0.13               |

FOM<sub>s</sub>=SNDR+10·log(Bandwidth/Power)
\*without power consumption for decimation filtering



Fig. 18. SNDR and SFDR versus input frequency at maximum sampling rate (500 kS/s).

with similar targets of sampling rate. Among ADCs with SNDR of above 80 dB, this paper achieves the lowest power consumption. The proposed ADC is promising for ultralow-power implantable applications for acquiring fine-precision bio-potential signals whose bandwidth is typically within 1 kHz. The figure of merit (FOM) of the proposed residue-integrated SAR ADC is also comparable to those of the previously reported OS/NS SAR ADCs [10], [11], [30] (Table III). Note that, unlike the proposed ADC, OS/NS SAR

ADCs need post-processing for decimation filtering whose power consumption is not included in the table. In addition, since the proposed ADC consumes most of energy in digital circuits (Table I), implementation using scaled CMOS process would further improve FOM.

#### VI. CONCLUSION

This paper presents a low-power fine-precision asynchronous-clocking SAR ADC architecture for sensor applications. The proposed RI scheme combined with a DEM alleviates the effect of performance-limiting factors in the conventional SAR ADC, such as comparator noise and capacitor mismatch. The fabricated 16-bit ADC in 180-nm CMOS achieves 84.6-dB SNDR, 98.2-dB SFDR, and 7.93-μW power consumption at 2 kS/s.

We demonstrated this paper as a Nyquist-rate ADC. As the bandwidth is limited to about 1 kHz due to the failure of fast input tracking, performance evaluation was conducted at the Nyquist sampling rate of 2 kS/s. However, the total conversion time  $(T_{ACT})$  is only about 2  $\mu$ s driven by internally generated timings. Most of the time (498  $\mu$ s) was spent in stand-by state for the input tracking. This fast conversion capability can give a great benefit when applied to multi-channel sensor applications. The sampling rate can be increased up to 500 kS/s while convertible signal bandwidth is still in the kilohertz range (Fig. 18). It makes a big difference from the conventional highresolution approach with delta-sigma ADCs which require a long time integration for each conversion. For example, the proposed ADC can be applied to an array sensor supporting up to 250 channels of 1-kHz-band bio-potential signals. With a time-interleaved switching for 250 channels, the processing of 500 kS/s can provide the Nyquist-rate conversion for all the channels. Thus, the proposed architecture can be useful for multi-channel sensor applications requiring a high-precision conversion as well as ultralow power consumption.

#### REFERENCES

- N. Verma and A. P. Chandrakasan, "An ultra low energy 12-bit rateresolution scalable SAR ADC for wireless sensor nodes," *IEEE J. Solid-State Circuits*, vol. 42, no. 6, pp. 1196–1205, Jun. 2007.
- [2] A. Sharma *et al.*, "Multi-modal smart bio-sensing SoC platform with >80 dB SNR 35 μA PPG RX chain," in *Symp. VLSI Circuits Dig. Tech. Papers*, Jun. 2016, pp. 1–2.
- [3] P. J. A. Harpe *et al.*, "A 26 μ W 8 bit 10 MS/s asynchronous SAR ADC for low energy radios," *IEEE J. Solid-State Circuits*, vol. 46, no. 7, pp. 1585–1595, Jul. 2011.
- [4] D. Zhang, A. Bhide, and A. Alvandpour, "A 53-nW 9.1-ENOB 1-kS/s SAR ADC in 0.13-μm CMOS for medical implant devices," *IEEE J. Solid-State Circuits*, vol. 47, no. 7, pp. 1585–1593, Jul. 2012.
- [5] D. A. Kerth, N. S. Sooch, and E. J. Swanson, "A 12-bit, 1-MHz, two-step flash ADC," *IEEE J. Solid-State Circuits*, vol. 24, no. 2, pp. 250–255, Apr. 1989.
- [6] Y. Zhou, B. Xu, and Y. Chiu, "A 12 bit 160 MS/s two-step SAR ADC with background bit-weight calibration using a time-domain proximity detector," *IEEE J. Solid-State Circuits*, vol. 50, no. 4, pp. 920–931, Apr. 2015.
- [7] C. C. Lee and M. P. Flynn, "A SAR-assisted two-stage pipeline ADC," IEEE J. Solid-State Circuits, vol. 46, no. 4, pp. 859–869, Apr. 2011.
- [8] J. C. Candy, "A use of double integration in sigma delta modulation," IEEE Trans. Commun., vol. COM-33, no. 3, pp. 249–258, Mar. 1985.
- [9] R. Schreier, "An empirical study of high-order single-bit delta-sigma modulators," *IEEE Trans. Circuits Syst. II, Analog Digit. Signal Process.*, vol. 40, no. 8, pp. 461–466, Aug. 1993.

- [10] Y.-S. Shu, L.-T. Kuo, and T.-Y. Lo, "An oversampling SAR ADC with DAC mismatch error shaping achieving 105 dB SFDR and 101 dB SNDR over 1 kHz BW in 55 nm CMOS," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2016, pp. 458–459.
- [11] B. Gönen, F. Sebastiano, R. van Veldhoven, and K. A. A. Makinwa, "A 1.65 mW 0.16 mm<sup>2</sup> dynamic zoom-ADC with 107.5 dB DR in 20 kHz BW," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2016, pp. 282–283.
- [12] S.-W. M. Chen and R. W. Brodersen, "A 6-bit 600-MS/s 5.3-mW asynchronous ADC in 0.13-μm CMOS," *IEEE J. Solid-State Circuits*, vol. 41, no. 12, pp. 2669–2680, Dec. 2006.
- [13] V. Hariprasath, J. Guerber, S.-H. Lee, and U.-K. Moon, "Merged capacitor switching based SAR ADC with highest switching energyefficiency," *Electron. Lett.*, vol. 46, no. 9, pp. 620–621, Apr. 2010.
- [14] M. Waltari and K. A. I. Halonen, "1-V 9-bit pipelined switched-opamp ADC," *IEEE J. Solid-State Circuits*, vol. 36, no. 1, pp. 129–134, Jan. 2001.
- [15] L. R. Carley, "A noise-shaping coder topology for 15+ bit converters," IEEE J. Solid-State Circuits, vol. 24, no. 2, pp. 267–273, Apr. 1989.
- [16] B. H. Leung and S. Sutarja, "Multibit Sigma—Delta A/D converter incorporating a novel class of dynamic element matching techniques," *IEEE Trans. Circuits Syst. II, Analog Digit. Signal Process.*, vol. 39, no. 1, pp. 35–51, Jan. 1992.
- [17] Y. Suh, S. Choi, and J.-Y. Sim, "A low-power class-AB Gm-based amplifier with application to an 11-bit pipelined ADC," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 24, no. 7, pp. 2562–2569, Jul. 2016.
- [18] T. Kobayashi, K. Nogami, T. Shirotori, Y. Fujimoto, and O. Watanabe, "A current-mode latch sense amplifier and a static power saving input buffer for low-power architecture," in *Symp. VLSI Circuits Dig. Tech. Papers*, Jun. 1992, pp. 28–29.
- [19] C. Enz, "Analysis of low-frequency noise reduction by autozero technique," *Electron. Lett.*, vol. 20, no. 23, pp. 959–960, Nov. 1984.
- [20] M. H. White, D. R. Lampe, F. C. Blaha, and I. A. Mack, "Characterization of surface channel CCD image arrays at low light levels," *IEEE J. Solid-State Circuits*, vol. SCC-9, no. 1, pp. 1–12, Feb. 1974.
- [21] R. J. Kansy, "Response of a correlated double sampling circuit to 1/f noise," *IEEE J. Solid-State Circuits*, vol. SSC-15, no. 3, pp. 373–375, Jun. 1980.
- [22] P. R. Gray, D. Senderowicz, and D. G. Messerschmitt, "A low-noise chopper-stabilized differential switched-capacitor filtering technique," *IEEE J. Solid-State Circuits*, vol. SCC-16, no. 6, pp. 708–715, Dec. 981.
- [23] M. Shim et al., "An oscillator collapse-based comparator with application in a 74.1 dB SNDR, 20 KS/s 15 b SAR ADC," in Symp. VLSI Circuits Dig. Tech. Papers, Jun. 2016, pp. 1–2.
- [24] M. Maddox, B. Chen, M. Coln, R. Kapusta, J. Shen, and L. Fernando, "A 16 bit linear passive-charge-sharing SAR ADC in 55 nm CMOS," in *Proc. IEEE Asian Solid-State Circuits Conf. (A-SSCC)*, Nov. 2016, pp. 153–156.
- [25] P. Harpe, E. Cantatore, and A. van Roermund, "An oversampled 12/14 b SAR ADC with noise reduction and linearity enhancements achieving up to 79.1 dB SNDR," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2014, pp. 194–195.
- [26] A. Bannon, C. P. Hurrell, D. Hummerston, and C. Lyden, "An 18 b 5 MS/s SAR ADC with 100.2 dB dynamic range," in Symp. VLSI Circuits Dig. Tech. Papers, Jun. 2014, pp. 1–2.
- [27] C. P. Hurrell, C. Lyden, D. Laing, D. Hummerston, and M. Vickery, "An 18 b 12.5 MHz ADC with 93 dB SNR," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2010, pp. 378–379.
- [28] Y. Chiu, P. R. Gray, and B. Nikolic, "A 1.8 V 14 b 10 MS/s pipelined ADC in 0.18 μm CMOS with 99 dB SFDR," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2004, pp. 458–539.
- [29] H.-C. Choi, S.-B. You, H.-Y. Lee, H.-J. Park, and J.-W. Kim, "A calibration-free 3 V 16 b 500 kS/s 6 mW 0.5 mm<sup>2</sup> ADC with 0.13  $\mu$ m CMOS," in *Symp. VLSI Circuits Dig. Tech. Papers*, Jun. 2004, pp. 76–77
- [30] W. Guo and N. Sun, "A 12 b-ENOB 61 μW noise-shaping SAR ADC with a passive integrator," in *Proc. IEEE Eur. Solid-State Circuits Conf. (ESSCIRC)*, Sep. 2016, pp. 405–408.



**Seungnam Choi** received the B.S. and Ph.D. degrees in electronic and electrical engineering from the Pohang University of Science and Technology, Pohang, South Korea, in 2011 and 2017, respectively.

In 2017, he joined Samsung Electronics, Hwaseong, South Korea, where he is currently a Senior Engineer. His current research interests include high-speed links, data converters, and analog circuits for image sensors.



**Hwan-Seok Ku** received the B.S degree in electronic and electrical engineering from the Pohang University of Science and Technology, Pohang, South Korea, in 2014, where he is currently pursuing the Ph.D. degree.

His current research interests include data converters and low-power analog circuits.



**Hyunwoo Son** received the B.S. degree in electrical engineering from the Pohang University of Science and Technology, Pohang, South Korea, in 2012, where he is currently pursuing the Ph.D. degree.

His current research interests include sensor interface circuit, delta-sigma ADC, and neuromorphic circuit.



**Byungsub Kim** (M'11–SM'16) received the B.S. degree in electronic and electrical engineering from the Pohang University of Science and Technology (POSTECH), Pohang, South Korea, in 2000, and the M.S. and Ph.D. degrees in electrical engineering and computer science from the Massachusetts Institute of Technology, Cambridge, MA, USA, in 2004 and 2010, respectively.

From 2010 to 2011, he was an Analog Design Engineer at Intel Corporation, Hillsboro, OR, USA. In 2012, he joined the Department of Electronic and

Electrical Engineering, POSTECH, as a Faculty Member, where he is currently an Assistant Professor.

Dr. Kim received several honorable awards, including the MIT EECS Jin-Au Kong Outstanding Doctoral Thesis Honorable Mentions in 2011, the 2009 IEEE JOURNAL OF SOLID-STATE CIRCUITS Best Paper Award, the Analog Device Inc., Outstanding Student Designer Award from MIT in 2009, and was also a co-recipient of the Beatrice Winner Award for Editorial Excellence at the 2009 IEEE International Solid-State Circuits Conference.



Hong-June Park (M'88–SM'13) received the B.S. degree from the Department of Electronic Engineering, Seoul National University, Seoul, South Korea, in 1979, the M.S. degree from the Korea Advanced Institute of Science and Technology, Taejon, South Korea, in 1981, and the Ph.D. degree from the Department of Electrical Engineering and Computer Sciences, University of California, Berkeley, CA, USA. in 1989.

He was a CAD Engineer with ETRI, Daejeon, South Korea, from 1981 to 1984, and a Senior Engi-

neer with the TCAD Department of Intel, Santa Clara, CA, USA, from 1989 to 1991. In 1991, he joined the Faculty of Electronic and Electrical Engineering, Pohang University of Science and Technology, Pohang, Gyeongbuk, South Korea, where he is currently a Professor. His current research interests include CMOS analog circuit design such as high-speed interface circuits, ROIC of touch sensors and analog/digital beamformer circuits for ultrasound medical imaging.

Prof. Park is a member of IEEK. He was a recipient of the 2012 Haedong Academic Award from IEEK and Haedong foundation. He served as the Editor-in-Chief of the *Journal of Semiconductor Technology and Science*, an SCIE journal (http://www.jsts.org) from 2009 to 2012, also as the Vice President of the IEEK in 2012 and as a Technical Program Committee Member of ISSCC, SOVC, and A-SSCC for several years.



**Jae-Yoon Sim** (M'02–SM'13) received the B.S., M.S., and Ph.D. degrees in electronic and electrical engineering from the Pohang University of Science and Technology (POSTECH), Pohang, South Korea, in 1993, 1995, and 1999, respectively.

From 1999 to 2005, he was a Senior Engineer with Samsung Electronics, Suwon, South Korea. From 2003 to 2005, he was a Post-Doctoral Researcher with the University of Southern California, Los Angeles, CA, USA. From 2011 to 2012, he was a Visiting Scholar with the University of

Michigan, Ann Arbor, MI, USA. In 2005, he joined the Department of Electrical Engineering, POSTECH, as a Faculty Member, where he is currently a Professor. His current research interests include serial and parallel links, phase-locked loops, data converters, ultra-low-power sensor circuits, and power modules for plasma generation.

Dr. Sim received the Author-Recognition Award at ISSCC 2013 for the contribution of more than 10 papers in 10 years. He was also a co-recipient of the Takuo Sugano Award at ISSCC 2001. He served on the Technical Program Committees of the International Solid-State Circuits Conference (ISSCC), the Symposium on VLSI Circuits, and the Asian Solid-State Circuits Conference.